首页> 外文会议>Applepies conference >A SystemVerilog-UVM Methodology for the Design, Simulation and Verification of Complex Readout Chips in High Energy Physics Applications
【24h】

A SystemVerilog-UVM Methodology for the Design, Simulation and Verification of Complex Readout Chips in High Energy Physics Applications

机译:SystemVerilog-UVM方法论,用于高能物理应用中的复杂读出芯片的设计,仿真和验证

获取原文

摘要

The adoption of a system-level simulation environment based on standard methodologies is a valuable solution to handle system complexity and achieve best design optimization. This work is focused on the implementation of such a platform for High Energy Physics (HEP) applications, i.e. for next generation pixel detector readout chips in the framework of the RD53 collaboration. The generic and re-usable environment is capable of verifying different designs in an automated fashion under a wide and flexible stimuli space; it can also be used at different stages of the design process, from initial architecture optimization to final design verification.
机译:采用基于标准方法的系统级仿真环境是解决系统复杂性和实现最佳设计优化的有价值的解决方案。这项工作的重点是为高能物理(HEP)应用(即在RD53合作框架中的下一代像素检测器读出芯片)实现这种平台。通用且可重复使用的环境能够在广泛而灵活的刺激空间下以自动化的方式验证不同的设计;它也可以用于设计过程的不同阶段,从初始架构优化到最终设计验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号