首页> 外文会议>International Conference on Microelectronics >Calibration of SAR analog-to-digital converters for expanding the sampling rate range
【24h】

Calibration of SAR analog-to-digital converters for expanding the sampling rate range

机译:校准SAR模数转换器以扩大采样率范围

获取原文

摘要

Successive approximation analog to digital converters (SARs) are widely used in electronic circuits because of good performance from the power consumption, resolution and speed points of view. Leakage currents and DAC incomplete settling limits the performance of these ADCs in low and high sampling rates respectively. This limits the range of the sampling rate in which a SAR ADC can be used and so the usage of this ADC in multi-purpose SoCs. In this paper a background calibration technique is used in order to improve the range of the SAR ADC sampling rate. It is shown that by utilizing this technique, the sampling rate can be improved in a range of from 50 kHz to 1 MHz for a 10-bit SAR ADC with ENOB > 9 bit which is designed and simulated in 90 nm CMOS technology with a 1.2 V supply voltage.
机译:逐次逼近模数转换器(SAR)由于其在功耗,分辨率和速度方面的出色性能而广泛用于电子电路。漏电流和DAC不完全稳定分别限制了这些ADC在低采样率和高采样率下的性能。这限制了可以使用SAR ADC的采样率范围,因此限制了该ADC在多功能SoC中的使用。本文使用背景校准技术来改善SAR ADC采样率的范围。结果表明,利用此技术,对于采用ENOB> 9位的10位SAR ADC(采用90 nm CMOS技术和1.2的设计和仿真方法),可以将采样率提高到50 kHz至1 MHz的范围内。 V电源电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号