首页> 外文会议>International Symposium on Power and Timing Modeling, Optimization and Simulation >VHDL-Based Modelling Approach for the Digital Simulation of 4-Phase Adiabatic Logic Design
【24h】

VHDL-Based Modelling Approach for the Digital Simulation of 4-Phase Adiabatic Logic Design

机译:基于VHDL的4相绝热逻辑设计数字仿真建模方法

获取原文

摘要

In comparison to conventional CMOS (non-adiabatic logic), the verification of the functionality and the low energy traits of adiabatic logic techniques are generally performed using transient simulations at the transistor level. However, as the size and complexity of the adiabatic system increases, the amount of time required to design and simulate also increases. Moreover, due to the complexity of synchronizing the power-clock phases, debugging of errors becomes difficult too thus, increasing the overall verification time. This paper proposes a VHSIC Hardware Descriptive Language (VHDL) based modelling approach for developing models representing the 4-phase adiabatic logic designs. Using the proposed approach, the functional errors can be detected and corrected at an early design stage so that when designing adiabatic circuits at the transistor level, the circuit performs correctly and the time for debugging the errors can substantially be reduced. The function defining the four periods of the trapezoidal AC power-clock is defined in a package which is followed by designing a library containing the behavioral VHDL models of adiabatic logic gates namely; AND/NAND, OR/NOR and XOR/XNOR. Finally, the model library is used to develop and verify the structural VHDL representation of the 4-phase 2-bit ring-counter and 3-bit up-down counter, as a design example that demonstrates the practicality of the proposed approach.
机译:与传统的CMOS(非绝热逻辑)相比,通常使用晶体管电平的瞬态模拟来执行函数和绝热逻辑技术的低能量特征。然而,随着绝热系统的尺寸和复杂性增加,设计和模拟所需的时间量也增加。此外,由于同步功率时钟阶段的复杂性,因此难以调试误差,因此增加了整体验证时间。本文提出了一种基于VHSIC硬件描述性语言(VHDL)的建模方法,用于开发代表4相绝热逻辑设计的模型。使用所提出的方法,可以在早期设计阶段检测和校正功能误差,使得当在晶体管电平的绝热电路时,电路正确执行,并且可以基本上减小对错误进行调试的时间。定义梯形交流电源时钟的四个时段的功能在封装中定义,然后设计包含绝热逻辑门的行为VHDL模型的库;和/ nand,或/ nor和xor / xnor。最后,模型库用于开发和验证4相2位环形计数器和3位上下计数器的结构VHDL表示,作为演示所提出的方法的实用性的设计示例。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号