首页> 外文会议>IEEE International Conference on ASIC >An area efficient low power ECoG front-end chip for digitalized subdural grid
【24h】

An area efficient low power ECoG front-end chip for digitalized subdural grid

机译:用于数字化硬膜下网格的面积有效的低功耗ECoG前端芯片

获取原文

摘要

An area efficient and low power electrocorticogram (ECoG) front-end chip for digitalized subdural grid is proposed in this paper, which consists of 64 front-end recording channels, 8 10-bit ADCs, one SRAM buffer, internal oscillator and bandgap reference. Each front-end recording channel achieves a gain of 60dB, a power dissipation of 16.18 μW, and integrated input-referred noise of 1.34μV in the range of 1Hz to 300Hz. The integrated 10-bit SAR ADC achieves A/D conversion on chip, decreasing the number of transmission lines with improved anti-interference ability.
机译:本文提出了一种用于数字化硬脑膜下网格的高效低功耗皮质电图(ECoG)前端芯片,该芯片由64个前端记录通道,8个10位ADC,一个SRAM缓冲器,内部振荡器和带隙基准组成。每个前端记录通道的增益为60dB,功耗为16.18μW,在1Hz至300Hz范围内的积分输入参考噪声为1.34μV。集成的10位SAR ADC实现了片上A / D转换,减少了传输线的数量,并提高了抗干扰能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号