首页> 外文会议>International Symposium on Embedded Computing and System Design >A CAD approach for on-chip PDN with power and supply noise reduction for multi-voltage SOCS in pre-layout stage
【24h】

A CAD approach for on-chip PDN with power and supply noise reduction for multi-voltage SOCS in pre-layout stage

机译:一种用于在预布局阶段降低多电压SOCS功耗和电源噪声的片上PDN的CAD方法

获取原文

摘要

This paper addresses a CAD implementation for power-efficient power-distribution network (PDN) design for multi-voltage system-on-chip (SoC) in pre-layout stage. High power efficiency and significant reduction in supply noise are achieved through optimization of different stages in PDN design for multi-voltage SoCs. The stages are a) selection of appropriate tree topology based on the multiple supply voltage (MSV), b) proper Vdd allocation for different functional modules, c) appropriate decoupling capacitance (Decap) allocation at pre-layout stage. In this paper, each of these three criteria has been taken care of to achieve higher power efficiency and satisfactory noise reduction in the PDN. The proposed PDN design is implemented for 1024 point FFT core. Experimental results demonstrate the efficacy of our proposed technique. The power is maximally reduced by 90.29% and average peak noise has been maximally suppressed by 98.53% at the pre-layout stage after allocation of multiple Vdd in the functional modules of FFT.
机译:本文介绍了一种用于在预布局阶段为多电压片上系统(SoC)设计的省电配电网络(PDN)设计的CAD实施方案。通过优化多电压SoC的PDN设计中的不同阶段,可以实现高功率效率并显着降低电源噪声。这些阶段是:a)根据多电源电压(MSV)选择适当的树形拓扑,b)为不同功能模块分配适当的V dd ,c)在预供电时分配适当的去耦电容(Decap)布局阶段。在本文中,已经考虑了这三个标准中的每一个,以在PDN中实现更高的功率效率和令人满意的降噪效果。建议的PDN设计针对1024点FFT内核实现。实验结果证明了我们提出的技术的有效性。在FFT的功能模块中分配了多个V dd 之后,在预布局阶段,功率最大降低了90.29 \%,平均峰值噪声已最大降低了98.53 \%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号