首页> 外文会议>International Conference on Parallel Processing Workshops >End-to-End Modeling and Optimization of Power Consumption in HPC Interconnects
【24h】

End-to-End Modeling and Optimization of Power Consumption in HPC Interconnects

机译:HPC互连中的端到端建模和功耗优化

获取原文

摘要

The Interconnect topology is one of the key design choices of large-scale distributed computer architectures. It might also become one of the most power consuming design elements as traffic volumes and interconnect size continue to grow. High interconnect power consumption can be simply provoked by non-energy efficient components, or can in contrast be due to architectural misconception. In this paper, we propose and combine various high-level models to realize a clear breakdown of the power consumptions, and analyze how these depend on various parameters, either external or internal, to the interconnect. Our initial results indicate that end-to-end interconnect consumption is dominated by routers. The node compute power can also affect the interconnect energy efficiency, especially if links of equal bandwidth are used as injection links and topology inner links.
机译:互连拓扑是大型分布式计算机体系结构的关键设计选择之一。随着流量和互连大小的不断增长,它也可能成为最耗电的设计元素之一。高互连功耗可能是由非节能组件简单引起的,或者相反是由于体系结构的误解而引起的。在本文中,我们提出并组合了各种高级模型以实现功耗的清晰细分,并分析了这些功耗如何取决于互连的各种参数(外部或内部)。我们的初步结果表明,端到端互连消耗由路由器控制。节点的计算能力也会影响互连的能源效率,尤其是在将等带宽的链路用作注入链路和拓扑内部链路的情况下。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号