首页> 外文会议>Electrical Overstress/Electrostatic Discharge Symposium >Empirical ESD simulation flow for ESD protection circuits based on snapback devices
【24h】

Empirical ESD simulation flow for ESD protection circuits based on snapback devices

机译:基于骤回器件的ESD保护电路的经验ESD仿真流程

获取原文

摘要

This work describes an ESD empirical simulation flow for circuits containing snapback-based devices. Regular ESD transistors SPICE models were combined with empirical models, based on TLP measurements. Behavioral language VerilogA code has been used to add measured characteristics of the transistor at triggering voltage dependent on simulated gate voltage.
机译:这项工作描述了包含基于快照的设备的电路的ESD经验仿真流程。基于TLP测量,将常规ESD晶体管SPICE模型与经验模型相结合。行为语言VerilogA代码已被用来添加晶体管的测量特性,该特性取决于模拟栅极电压,在触发电压下。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号