首页> 外文会议>IEEE International Conference on Semiconductor Electronics >High performance configurable distributed hybrid memory in structured ASIC
【24h】

High performance configurable distributed hybrid memory in structured ASIC

机译:结构化ASIC中的高性能可配置分布式混合存储器

获取原文
获取外文期刊封面目录资料

摘要

Block memory or custom memory is one of the most important features in the Structured ASIC design. But block RAM is not suitable to form small memory array and also limited to the pre-defined location. On the other hand, the distributed memory is one of the most important features in FPGA to support small size memory application and available anywhere across the chip. But the distributed memory is not applicable in traditional Structured ASIC design due to design complexity and area constraint. In this paper, we presented a novel distributed memory architecture for Structured ASIC, Hybrid RAM (HRAM). It is built using HCell [1], the Altera HardCopy Structured ASIC logic cell. It is hybrid because it provides the advantages from both block RAM and distributed RAM. The HRAM also created using an innovative hybrid flow which is the combination of conventional custom design flow and ASIC design flow [2]. The implementation strategy will be shown in details and also various advantages for the HRAM architecture will be addressed in this paper.
机译:块内存或自定义内存是结构化ASIC设计中最重要的功能之一。但块RAM不适合形成小的内存阵列,并且还限于预定义位置。另一方面,分布式存储器是FPGA中最重要的特征之一,以支持小型内存应用,并且可用于芯片的任何位置。但由于设计复杂性和区域约束,分布式内存不适用于传统的结构化ASIC设计。在本文中,我们介绍了一种用于结构化ASIC,混合RAM(HRAM)的新型分布式内存架构。它是使用HCELL [1]构建的,Altera硬拷贝结构化ASIC逻辑单元格。它是混合动力车,因为它提供了来自块RAM和分布式RAM的优点。 HRAM还使用创新的混合流程创建,该流动流是传统定制设计流程和ASIC设计流程的组合[2]。将详细说明实施策略,并在本文中讨论了HRAM架构的各种优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号