首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >Topological characteristics of logic networks generated by a graph-based methodology
【24h】

Topological characteristics of logic networks generated by a graph-based methodology

机译:基于图的方法生成的逻辑网络的拓扑特征

获取原文

摘要

Graph-based methodologies for supergate design have gained relevance recently. Due to the non-series-parallel arrangements and the transistor sharing technique, these methodologies can deliver a network with fewer transistors, leading to an efficient logic design. However, through its optimization processes, these methods introduces some topology particularities in the logic network, which impacts directly in the layout. This paper presents a methodology to identify these aspects in order to guide the cell layout generation. The results were performed over a set of intensively used benchmarks and pointed that 67.69% of the investigated networks presents a planar topology, while 21.85% shows a different number of transistors between its logic plans and 93.73% of the physical cells will contain at least one gap in its diffusion areas.
机译:近来,基于图形的超级门设计方法越来越受到关注。由于采用非串联-并联排列和晶体管共享技术,因此这些方法可以提供具有更少晶体管的网络,从而实现高效的逻辑设计。但是,通过优化过程,这些方法在逻辑网络中引入了一些拓扑特性,这些特性直接影响布局。本文提出了一种识别这些方面的方法,以指导细胞布局的产生。结果是在一组频繁使用的基准上进行的,指出67.69%的被调查网络呈现平面拓扑,而21.85%的逻辑计划中的晶体管数量不同,而93.73%的物理单元将至少包含一个扩散区域的缺口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号