首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >Area-delay-power-aware adder placement method for RNS reverse converter design
【24h】

Area-delay-power-aware adder placement method for RNS reverse converter design

机译:用于RNS反向转换器设计的面积延迟功率感知加法器放置方法

获取原文

摘要

Residue number systems (RNS) are an attractive alternative to conventional weighted number systems for nowadays applications, due to features such as parallelism and low-power consumption. However, a prerequisite for benefiting from these features is to have a suitable design for reverse converters. This paper proposes a practical adder placement method to achieve reverse converters with the desired characteristics based on the target application's requirements and constraints. The presented area-delay-power-aware adder placement method breaks down into four phases. Besides, a linear efficiency function specified for RNS is introduced to choose design with the best trade-off between circuit parameters. The effectiveness of the proposed placement method is experimentally assessed.
机译:残留数系统(RNS)具有并行性和低功耗等特性,是当今应用中传统加权数系统的一种有吸引力的替代方案。但是,要受益于这些功能,先决条件是具有适用于反向转换器的设计。本文根据目标应用的要求和约束条件,提出了一种实用的加法器放置方法,以实现具有所需特性的反向转换器。提出的面积延迟功率感知加法器放置方法分为四个阶段。此外,引入了为RNS指定的线性效率函数,以选择电路参数之间具有最佳权衡的设计。通过实验评估了所提出的放置方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号