【24h】

Low power adiabatic 4-Bit Johnson counter based on power-gating CPAL logic

机译:基于功率门控CPAL逻辑的低功耗绝热4位Johnson计数器

获取原文

摘要

This In this paper, a different power saving adiabatic 4-bit Johnson counter based on two-phase CPAL circuits with power gating method is proposed. The power dissipation of proposed adiabatic Johnson counter comes out to be 16.3μW, 10μW, 9.2μW, 5.6μW and 10.9μW for frequencies 5MHz, 10MHz, 20 MHz, 50 MHz and 100MHz respectively with a load capacitance of 10fF. Proposed design saves more power in comparison to CMOS logic in frequency range of 5MHz to 100 MHz. Further, the basic gates using two phase CPAL circuits have been designed and simulated. The designed circuits are simulated in Tanner ECAD tool with 90nm technology.
机译:本文提出了一种基于两相CPAL电路与功率门控方法的节电绝热4位Johnson计数器。对于5MHz,10MHz,20MHz,50MHz和100MHz的频率,负载电容为10fF,建议的绝热Johnson计数器的功耗分别为16.3μW,10μW,9.2μW,5.6μW和10.9μW。与5MHz至100MHz频率范围内的CMOS逻辑相比,拟议的设计节省了更多功率。此外,已经设计并模拟了使用两相CPAL电路的基本门。设计的电路在具有90nm技术的Tanner ECAD工具中进行仿真。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号