首页> 外文会议>nternational Conference on Reliability, Infocom Technologies and Optimization >Variability aware modeling of SEU induced failure probability of logic circuit paths in static conditions
【24h】

Variability aware modeling of SEU induced failure probability of logic circuit paths in static conditions

机译:静态条件下SEU引起的逻辑电路路径的SEU诱发故障概率的变差感知建模

获取原文

摘要

Voltage noise can lead to various errors such as dynamic and permanent, which are directly associated to circuit-level reliability issues. Variability in process parameters directly affects the probability of failures associated to voltage noise. Yet, the evaluation of the probability of failures by SPICE level Monte Carlo simulation is prohibitively time-consuming. This work proposes a technique to characterize the input noise and process variations in order to estimate failure probability in a logic circuit path composed of combinational cells and registers. The method allows to correctly estimate the order of magnitude of the probability of failures and to evidence the influence of process variations, while reaching >10 speedup versus SPICE.
机译:电压噪声会导致各种误差,例如动态误差和永久误差,这些误差与电路级可靠性问题直接相关。过程参数的可变性直接影响与电压噪声相关的故障可能性。但是,通过SPICE级别的蒙特卡洛模拟评估失败的可能性非常耗时。这项工作提出了一种表征输入噪声和过程变化的技术,以便估算由组合单元和寄存器组成的逻辑电路路径中的故障概率。该方法可以正确估计故障概率的数量级,并证明过程变化的影响,同时达到SPICE的> 10加速比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号