首页> 外文会议>International conference on computers and their applications >An Efficient Hardware Accelerator for HS1-SIV Encryption Algorithm
【24h】

An Efficient Hardware Accelerator for HS1-SIV Encryption Algorithm

机译:HS1-SIV加密算法有效的硬件加速器

获取原文

摘要

Data security is a major concern for everyone in today's informational world. Encryption is the process of encoding messages or information in such a way that only authorized parties can read it. It is one of the major information security solutions. Hash Stream1-Synthetic Initialization Vector (HS1-SIV) is a recently developed and fast encryption algorithm. In this paper, we present a hardware accelerator for the HS1-SIV encryption algorithm. Our implementation relied on parallelism and pipelining to increase message encryption throughput. The hardware realization of HS1-SIV encryption algorithm involved designing a hardware data path and control unit, modeling the data path in System Verilog hardware description language, validating and synthesizing it using a 90nm hardware cell library. The proposed design was thoroughly verified using a System Verilog layered test bench. The proposed pipelined model is very efficient and can encrypt messages at the rate of 457 Gigabytes per second.
机译:数据安全是当今信息世界中每个人的重大问题。加密是以授权方可以读取的方式编码消息或信息的过程。它是主要信息安全解决方案之一。哈希流1-合成初始化向量(HS1-SIV)是最近开发的快速加密算法。在本文中,我们为HS1-SIV加密算法提供了一种硬件加速器。我们的实施依赖于并行性和流水线来提高消息加密吞吐量。 HS1-SIV加密算法的硬件实现涉及设计硬件数据路径和控制单元,在系统Verilog硬件描述语言中建立数据路径,使用90nm硬件单元库验证和合成它。使用系统Verilog分层测试台彻底验证了所提出的设计。所提出的流水线模型非常有效,可以以每秒457千兆字节的速率加密消息。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号