...
首页> 外文期刊>Fortschritte der Physik >Hardware/Software Co-Design of an Accelerator for FV Homomorphic Encryption Scheme Using Karatsuba Algorithm
【24h】

Hardware/Software Co-Design of an Accelerator for FV Homomorphic Encryption Scheme Using Karatsuba Algorithm

机译:使用Karatsuba算法的FV同性恋加密方案加速器的硬件/软件共同设计

获取原文
获取原文并翻译 | 示例
           

摘要

Somewhat Homomorphic Encryption (SHE) schemes allow to carry out operations on data in the cipher domain. In a cloud computing scenario, personal information can be processed secretly, inferring a high level of confidentiality. For many years, practical parameters of SHE schemes were overestimated, leading to only consider the FFT algorithm to accelerate SHE in hardware. Nevertheless, recent work demonstrates that parameters can be lowered without compromising the security [ 1]. Following this trend, this work investigates the benefits of using Karatsuba algorithm instead of FFT for the Fan-Vercauteren (FV) Homomorphic Encryption scheme. The proposed accelerator relies on an hardware/software co-design approach, and is designed to perform fast arithmetic operations on degree 2,560 polynomials with 135 bits coefficients, allowing to compute small algorithms homomorphically. Compared to a functionally equivalent design using FFT, our accelerator performs an homomorphic multiplication in 11.9 ms instead of 15.46 ms, and halves the size of logic utilization and registers on the FPGA.
机译:有些同性恋加密(她)方案允许对密码域中的数据进行操作。在云计算场景中,可以秘密地处理个人信息,推断出高水平的机密性。多年来,她计划的实用参数大升高估,导致仅考虑FFT算法,以加速她的硬件。尽管如此,最近的工作表明,在不影响安全性的情况下可以降低参数[1]。在此趋势之后,这项工作调查了使用Karatsuba算法而不是FFT用于风扇Vercauteren(FV)同型加密方案的益处。所提出的加速器依赖于硬件/软件共同设计方法,并且旨在在具有135位系数的2,560多项式上执行快速算术运算,允许同性化地计算小算法。与使用FFT的功能等同的设计相比,我们的加速器在11.9ms而不是15.46ms中执行同态倍增,而不是15.46ms,并将逻辑利用率的大小减半,在FPGA上寄存器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号