首页> 外文会议>IEEE International Conference on Electronics, Circuits and Systems >Improved Clock-Phase Generator based on Self-biased CMOS Logic for Time-Interleaved SC circuits
【24h】

Improved Clock-Phase Generator based on Self-biased CMOS Logic for Time-Interleaved SC circuits

机译:基于自偏置CMOS逻辑的改进的时钟相发生器进行时间交错SC电路

获取原文

摘要

This paper presents an improved clock-phase generator, able to provide two non-overlapping phases, with an accurate phase shift of 180 degrees. The circuit relies on a modified version of the classic NAND-based bi-phase clock generator but uses an equalizing transmission gate together with dedicated self-biased logic. Simulation results over PVT corners show that, when compared with the original bi-phase clock generator, the proposed circuit exhibits a reduction in the spread of the phase-skew error by a factor higher than 2.4 whilst dissipating similar power. Moreover, the proposed circuit does not require any kind of calibration.
机译:本文介绍了一种改进的时钟相发生器,能够提供两个非重叠阶段,精确相移180度。该电路依赖于经典基于NAND的双相时钟发生器的修改版本,但是使用均衡传输栅极以及专用的自偏见逻辑。通过PVT角的仿真结果表明,与原始双相时钟发生器相比,所提出的电路在散热的情况下,所提出的电路表现出相位偏斜误差的扩散的减少。此外,所提出的电路不需要任何类型的校准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号