首页> 外文会议>IEEE International Conference on Electronics, Circuits and Systems >NOVEL HIGH SPEED AND ULTRA LOW VOLTAGE CMOS FLIP-FLOP
【24h】

NOVEL HIGH SPEED AND ULTRA LOW VOLTAGE CMOS FLIP-FLOP

机译:新型高速和超低电压CMOS触发器

获取原文
获取外文期刊封面目录资料

摘要

In this paper we present a novel ultra-low-voltage (ULV) CMOS flip-flop. The ULV flip-flop offers increased speed compared to other FF's for low supply voltages. The pulse generator (PG) circuit in a conventional sense amplifier SAFF is replaced by a high-speed tristate edge generator (EG) with a rise- and fall-time less than 1/10 of an inverter operating with the same supply voltage. In essence the delay of the ultra-low-voltage FF (UFF) presented in this paper is located in the latch stage. In terms of maximum operating frequency for ULV operation the UFF may be used at frequencies 10 times compared to more conventional FF's. The power-delay-product (PDP) of the UFF is significantly reduced accordingly. The simulated data presented is obtained using the Spectre simulator provided by Cadence and valid for a 90nm CMOS process.
机译:在本文中,我们提出了一种新型超低电压(ULV)CMOS触发器。与其他FF的低电源电压相比,ULV触发器提供更高的速度。传统的读出放大器SAFF中的脉冲发生器(PG)电路由高速三谱边缘发生器(例如)替换,其升高和跌落时间小于具有相同电源电压的逆变器的1/10。实质上本文提出的超低电压FF(UFF)的延迟位于闩锁阶段。就ULV操作的最大工作频率而言,与更多传统FF相比,UFF可以在10次的频率下使用。 UFF的功率延迟产品(PDP)相应地显着减少。呈现的模拟数据是使用由Cadence提供的幽灵模拟器获得,并对90nm CMOS工艺有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号