首页> 外文学位 >Architectures and circuit design techniques for ultra low voltage CMOS receivers.
【24h】

Architectures and circuit design techniques for ultra low voltage CMOS receivers.

机译:超低压CMOS接收器的架构和电路设计技术。

获取原文
获取原文并翻译 | 示例

摘要

In this thesis, we explore the design and implementation of integrated receivers for wireless communications operating from ultra low voltage (ULV) supplies from 0.5 to 0.6V. We address the design challenges in receivers both for wireless personal area networks (WPAN) as well as for wide-area cellular networks. We present three receiver prototypes---(i) a 2.4GHz sliding-IF receiver operating from 0.5V, (ii) a highly integrated 2.4GHz dual-mode, zero/low-IF receiver operating from 0.6V and (iii) a 900MHz zero-IF receiver with in-band feed-forward interference cancellation operating from 0.6V. The sliding-IF receiver and dual-mode receiver are targeted for WPAN applications; and the direct conversion receiver with in-band feed-forward interference cancellation is targeted for cellular communications.;The first receiver uses a sliding-IF topology and extensively relies on RF and IF passive components like on-chip inductors to achieve its low voltage operation. It further contains a 5th order Chebyshev leap-frog low-pass baseband filter on-chip to provide final channel filtering. The 0.5V sliding-IF receiver prototype in a standard 90nm CMOS technology achieves a conversion gain of 31dB, NF of 18dB and IIP3 of -22dBm, with a power consumption of 8.5mW and occupies 3.4mm2. Whereas this receiver achieved a benchmark performance in terms of low voltage operation, its FoM was lower than comparable receivers operating from higher supply voltages. The dual-mode, zero/low-IF receiver uses current-domain signal processing in the RF mixers and introduces a baseband architecture that merges the variable gain and filtering function using biquads; both techniques were demonstrated to significantly improve linearity performance for ultra low supply voltage operation. This receiver achieves a conversion gain of 67dB, NF of 16dB and IIP3 of -10.5dBm which is compatible with a commercial WPAN standard like Bluetooth or Zigbee. The receiver prototype also has an on-chip frequency synthesizer, consumes 32.5mW and occupies an area of 2.9mm 2 in 90nm CMOS. Its area is significantly smaller than the sliding-IF receiver, given the higher level of functional integration, and it achieves a 10-fold improvement in FoM.;The performance of both designs remains limited by a fundamental trade-off between NF and linearity that degrades when supply voltage and available signal swings reduce. In the third ULV receiver, a novel feed-forward interference cancellation architecture is demonstrated that cancels the interferers in the current-domain baseband output of the RF mixers before they are converted in voltage signals and impose linearity and gain limitations; the proposed solution offers a significant improvement over earlier cancellation solutions especially for ultra low voltage operation and breaks the fundamental performance trade-off present in earlier designs. The 900MHz receiver operates from 0.6V, achieves a conversion gain of 55.2dB, a NF of 6.2dB and an IIP3 of -8.6dBm, consumes 26.4mW and occupies 2.56mm2 in a 65nm CMOS process. This combination of low noise, high linearity and low power meets the requirements of a commercial cellular standard like GSM. Its FoM is 10-fold better than the dual-mode receiver and is on par with the best published receivers operating from higher supply voltages. The architectural and circuit design techniques demonstrated in this thesis enables the realization of high performance wireless receivers in future CMOS processes. (Abstract shortened by UMI.)
机译:在本文中,我们探索了在0.5至0.6V的超低压(ULV)电源下运行的无线通信集成接收器的设计和实现。我们解决了无线个人区域网(WPAN)以及广域蜂窝网络中接收机的设计挑战。我们提供了三种接收器原型-(i)以0.5V工作的2.4GHz滑动IF接收器,(ii)以0.6V工作的高度集成的2.4GHz双模式,零/低中频接收器,以及(iii)具有0.6V工作电压的带内前馈干扰消除功能的900MHz零中频接收机。滑动IF接收器和双模接收器是针对WPAN应用的。首款接收器采用滑动IF拓扑,并广泛依赖于片上电感器等RF和IF无源组件,以实现其低电压工作; 。它还在片上包含一个5阶Chebyshev跳蛙式低通基带滤波器,以提供最终通道滤波。采用标准90nm CMOS技术的0.5V滑动IF接收器原型实现了31dB的转换增益,18dB的NF和-22dBm的IIP3,功耗为8.5mW,占地3.4mm2。尽管此接收器在低压操作方面达到了基准性能,但其FoM低于在较高电源电压下运行的同类接收器。双模,零/低中频接收器在RF混频器中使用电流域信号处理,并引入了基带架构,该架构将可变增益和滤波功能合并为双二阶。两种技术均被证明可以显着改善超低电源电压操作的线性性能。该接收器实现了67dB的转换增益,16dB的NF和-10.5dBm的IIP3,与诸如蓝牙或Zigbee的商业WPAN标准兼容。接收器原型还具有一个片上频率合成器,功耗为32.5mW,在90nm CMOS中的面积为2.9mm 2。考虑到更高的功能集成度,其面积明显小于滑动中频接收器,并且其FoM改善了10倍。两种设计的性能仍然受到NF和线性度之间基本权衡的限制,当电源电压和可用信号摆幅减小时,降压性能下降。在第三个ULV接收机中,展示了一种新颖的前馈干扰消除架构,该架构可以消除RF混频器在电流域基带输出中的干扰,然后将其转换为电压信号,并施加线性和增益限制。提出的解决方案相对于早期的抵消解决方案提供了显着的改进,尤其是对于超低压操作而言,并且打破了早期设计中存在的基本性能折衷。 900MHz接收器的工作电压为0.6V,转换增益为55.2dB,NF为6.2dB,IIP3为-8.6dBm,在65nm CMOS工艺中功耗为26.4mW,占地为2.56mm2。低噪声,高线性和低功率的这种组合满足了诸如GSM之类的商业蜂窝标准的要求。它的FoM比双模接收器好10倍,并且与在较高电源电压下工作的最佳发布的接收器相当。本文所展示的架构和电路设计技术可以在未来的CMOS工艺中实现高性能的无线接收器。 (摘要由UMI缩短。)

著录项

  • 作者

    Balankutty, Ajay.;

  • 作者单位

    Columbia University.;

  • 授予单位 Columbia University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2010
  • 页码 168 p.
  • 总页数 168
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号