首页> 外文会议>International Symposium on Design and Diagnostics of Electronic Circuits Systems >Design methodology of configurable high performance packet parser for FPGA
【24h】

Design methodology of configurable high performance packet parser for FPGA

机译:FPGA可配置高性能数据包解析器的设计方法

获取原文

摘要

Packet parsing is among basic operations that are performed at all points of a network infrastructure. Modern networks impose challenging requirements on the performance and configurability of packet parsing modules. However, high-speed parsers often use a significant amount of hardware resources. We propose a novel architecture of a pipelined packet parser for FPGA, which offers low latency in addition to high throughput (over 100 Gb/s). Moreover, the latency, throughput and chip area can be finely tuned to fit the needs of a particular application. The parser is hand-optimized thanks to a direct implementation in VHDL, yet the structure is uniform and easily extensible for new protocols.
机译:数据包解析是在网络基础结构的所有点执行的基本操作之一。现代网络对分组解析模块的性能和可配置性提出了具有挑战性的要求。但是,高速解析器经常使用大量的硬件资源。我们提出了一种用于FPGA的流水线数据包解析器的新颖架构,该架构除了提供高吞吐量(超过100 Gb / s)之外,还提供了低延迟。此外,可以对延迟,吞吐量和芯片面积进行微调,以适应特定应用程序的需求。解析器是手动优化的,这要归功于VHDL的直接实现,但是该结构是统一的,并且易于为新协议扩展。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号