首页> 外文会议>IEEE International Midwest Symposium on Circuits and Systems >A 24-mW 65-nm CMOS TI-Flash ADC for multi-standard serial-link receivers
【24h】

A 24-mW 65-nm CMOS TI-Flash ADC for multi-standard serial-link receivers

机译:用于多标准串行链路接收器的24-MW 65-NM CMOS TI-Flash ADC

获取原文

摘要

A 4-channel 4-bit flash analog-to-digital converter is presented with 10Gbps sampling speed and a figure-of-merit of 182 fJ/conversion-step. It uses a conventional clocking scheme, along with a modified sample-and-hold and comparator chain circuits that reduce the overall ADC power consumption, and enhances both the resolution and accuracy without the need for any digital calibration. The ADC is designed using 65-nm CMOS technology and tested for input signals up to 5 GHz with ENOB of 3.7 bits. The reported DNL and INL are 0.42 LSB. The ADC channels are programmable to provide optimum power consumption for multi-standard serial-link applications. The latency for each sub-ADC output is about one and half clock cycle.
机译:4通道4位闪光模数转换器呈现10Gbps采样速度和182 FJ /转换步骤的值。它使用传统的时钟方案,以及改进的采样和保持和比较器链电路,从而降低整体ADC功耗,并增强了分辨率和准确性,而无需任何数字校准。 ADC采用65纳米CMOS技术设计,并使用3.7位的eNOB测试输入信号最多5 GHz。报告的DNL和INL为0.42 LSB。 ADC通道是可编程的,为多标准串行链路应用提供最佳功耗。每个子ADC输出的延迟约为一个半时钟周期。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号