首页> 外文会议>ACM/EDAC/IEEE Design Automation Conference >On using implied values in EDT-based test compression
【24h】

On using implied values in EDT-based test compression

机译:基于EDT的测试压缩中的隐含值

获取原文

摘要

On-chip test compression has quickly established itself as one of the mainstream design-for-test (DFT) methodologies. It assumes that a tester delivers test patterns in a compressed form, and on-chip decompressors expand them into actual data loaded into scan chains. This paper presents a new and comprehensive method to boost performance of sequential test compression and ATPG operations. The approach is primarily aimed at reducing CPU time associated with generating and compressing test patterns. It prevents ATPG from assigning specified values to many inputs in order to cut down a time-consuming backtracking process needed to resolve conflicts leading to compression aborts. The proposed scheme efficiently combines test compression constraints with ATPG. Experimental results obtained for industrial designs illustrate feasibility of the proposed scheme and are reported herein.
机译:片上测试压缩已迅速建立为主流设计设计(DFT)方法之一。它假设测试仪以压缩形式提供测试模式,并且片上解压缩器将它们扩展到加载到扫描链中的实际数据中。本文介绍了一种新的和全面的方法,可以提高顺序测试压缩和ATPG操作的性能。该方法主要旨在减少与生成和压缩测试模式相关的CPU时间。它可以防止ATPG将指定的值分配给许多输入,以便缩小耗时的回溯处理来解决导致压缩中止的冲突。所提出的方案有效地将测试压缩约束与ATPG结合起来。为工业设计获得的实验结果表明了该方案的可行性并在此报道。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号