首页> 外文会议>IEEE International Performance Computing and Communications Conference >Parallelized benchmark-driven performance evaluation of SMPs and tiled multi-core architectures for embedded systems
【24h】

Parallelized benchmark-driven performance evaluation of SMPs and tiled multi-core architectures for embedded systems

机译:SMPS和瓷砖多核架构的并行基准驱动性能评估

获取原文

摘要

With Moore's law supplying billions of transistors on-chip, embedded systems are undergoing a transition from single-core to multi-core to exploit this high transistor density for high performance. However, there exists a plethora of multi-core architectures and the suitability of these multi-core architectures for different embedded domains (e.g., distributed, real-time, reliability-constrained) requires investigation. Despite the diversity of embedded domains, one of the critical applications in many embedded domains (especially distributed embedded domains) is information fusion. Furthermore, many other applications consist of various kernels, such as Gaussian elimination (used in network coding), that dominate the execution time. In this paper, we evaluate two embedded systems multi-core architectural paradigms: symmetric multiprocessors (SMPs) and tiled multi-core architectures (TMAs). We base our evaluation on a parallelized information fusion application and benchmarks that are used as building blocks in applications for SMPs and TMAs. We compare and analyze the performance of an Intel-based SMP and Tilera's TILEPro64 TMA based on our parallelized benchmarks for the following performance metrics: runtime, speedup, efficiency, cost, scalability, and performance per watt. Results reveal that TMAs are more suitable for applications requiring integer manipulation of data with little communication between the parallelized tasks (e.g., information fusion) whereas SMPs are more suitable for applications with floating point computations and a large amount of communication between processor cores.
机译:利用摩尔人的法律提供数十亿晶体管片上,嵌入式系统正在从单核到多核的过渡到多核,以利用这种高性能的高晶体管密度。然而,存在多核架构的多核架构以及这些多核架构对不同嵌入式域的适用性(例如,分布式,实时,可靠性受价约束)需要调查。尽管嵌入式域的多样性,但许多嵌入式域(特别是分布式嵌入域)中的关键应用中的一个是信息融合。此外,许多其他应用程序包括各种内核,例如高斯消除(用于网络编码),其主导执行时间。在本文中,我们评估了两个嵌入式系统的多核架构范式:对称多处理器(SMPS)和瓷砖多核架构(TMA)。我们将我们的评估基于并行化信息融合应用程序和基准测试,该基准将用作SMPS和TMA的应用中的构建块。我们根据以下性能指标的并行化基准进行比较和分析基于英特尔的SMP和Tilera的TilePro64 TMA:运行时,加速,效率,成本,可扩展性和每个瓦特的性能。结果表明,TMA更适合需要对数据进行整数操纵数据的应用程序,而并行化任务(例如,信息融合)之间的通信很少,而SMPS更适合于具有浮点计算的应用以及处理器核之间的大量通信。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号