首页> 外文会议>International Conference on Field Programmable Logic and Applications >A low-cost scalable pipelined reconfigurable architecture for simulation of digital circuits
【24h】

A low-cost scalable pipelined reconfigurable architecture for simulation of digital circuits

机译:一种低成本可扩展的流水线可重配置架构,用于模拟数字电路

获取原文

摘要

This paper presents a cycle-based hardware simulator for digital circuits using FPGA acceleration. The proposed simulator makes use of two reconfiguration layers, which can eliminate the computational cost of FPGA compilation (map, place and route). At compile time, the original circuit is translated into an equivalent pipelined circuit using a set of basic gates. The architecture is highly scalable without requiring multi-FPGA partitioning, and, more interestingly, the equivalent circuit is a virtual circuit which can exceed the size of the hardware platform and still be simulated. The simulator was validated using the ISCAS'85 benchmarks and the results have been compared to two state-of-the-art commercial software simulators. The results show that the proposed architecture can speedup the execution (compilation + simulation) from 3 to 4 orders of magnitude, using a single large FPGA device.
机译:本文介绍了一种基于循环的硬件模拟器,用于使用FPGA加速度的数字电路。所提出的模拟器使用两个重新配置层,可以消除FPGA编译的计算成本(地图,地点和路由)。在编译时,原始电路使用一组基本门转换为等效流水线电路。该架构在不需要多FPGA划分的情况下高度可扩展,并且更有趣地,等效电路是可以超过硬件平台尺寸并且仍然模拟的虚拟电路。使用ISCAS'85基准验证模拟器,结果与两个最先进的商业软件模拟器进行了验证。结果表明,使用单个大型FPGA设备,所提出的架构可以从3到4个幅度的执行(编译+仿真)加速。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号