首页> 外文会议>IEEE Pulsed Power Conference >A Medium-Grained Reconfigurable Architecture Targeting High-Level Synthesis Implementation
【24h】

A Medium-Grained Reconfigurable Architecture Targeting High-Level Synthesis Implementation

机译:瞄准高级合成实施的中粒可重构架构

获取原文

摘要

High-level synthesis is increasingly being used to automatically translate existing software algorithms into hardware quickly and efficiently. Typically, the circuits created by HLS are implemented on Field-Programmable Gate Arrays (FPGAs). While the fine-grained architecture of an FPGA is well suited for general circuit implementation, it can result in excessive routing resource utilization for larger dataflow circuits such as those generated by HLS. As an alternative, we present a medium-grained reconfigurable architecture tailored to implementing HLS generated circuits. The proposed architecture achieves a 5.4x reduction in critical path delay compared to a standard FPGA during initial testing.
机译:高级合成越来越多地用于快速有效地将现有的软件算法自动转换为硬件。通常,HLS创建的电路在现场可编程门阵列(FPGA)上实现。虽然FPGA的细粒度架构非常适合通用电路实现,但是它可以导致较大的DataFlow电路的资源利用过多,例如由HLS产生的那些。作为替代方案,我们提出了一种用于实现HLS生成电路的中型可重新配置的架构。拟议的体系结构在初始测试期间与标准FPGA相比,临界路径延迟的减少5.4倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号