首页> 外文会议>IEEE Pulsed Power Conference >A Low Power AES-GCM Authenticated Encryption Core in 65nm SOTB CMOS Process
【24h】

A Low Power AES-GCM Authenticated Encryption Core in 65nm SOTB CMOS Process

机译:65nm SOTB CMOS过程中的低功耗AES-GCM认证加密核心

获取原文

摘要

This paper presents a low power AES-GCM authenticated encryption IP core which combines an improved four-parallel architecture, an advanced 65nm SOTB CMOS technology and a low complexity clock gating technique. As a result, the power consumption of the proposed AES-GCM core is only 8.9mW which is lower than other AES-GCM IP cores presented in literature. The detail implementation results are also presented and discussed.
机译:本文介绍了一个低功耗AES-GCM认证加密IP核,它结合了一种改进的四平行架构,先进的65nm Sotb CMOS技术和低复杂性时钟门控技术。结果,所提出的AES-GCM核心的功耗仅为8.9MW,其低于文献中呈现的其他AES-GCM IP核。还提出和讨论了详细实施方式结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号