首页> 外文会议>IEEE Real-Time and Embedded Technology and Applications Symposium >Brief Industry Paper: AXI-InterconnectRT: Towards a Real-Time AXI-Interconnect for System-on-Chips
【24h】

Brief Industry Paper: AXI-InterconnectRT: Towards a Real-Time AXI-Interconnect for System-on-Chips

机译:简介工业论文:AXI-Interconnectr:朝着系统芯片的实时Axi-互连

获取原文

摘要

In modern, real-time heterogeneous systems, ensuring the predictability of interconnects is becoming increasingly important. Existing interconnects are mainly designed to achieve high throughput, with their micro-architectures usually based on FIFO queues. This FIFO-based design prevents prioritization of transactions based on their importance, leading to difficulties in ensuring transaction predictability, especially in a system with a large number of system components. In this paper, we introduce AXI-InterconnectRT, a real-time AXI interconnect for heterogeneous SoCs, which redefines the micro-architecture of interconnects by enabling random accesses of buffered transactions and organizing transactions using dedicated hardware units. With the new micro-architecture, AXI-InterconnectRT can manage transactions based on their importance, guaranteeing their predictability.
机译:在现代,实时异构系统中,确保互连的可预测性变得越来越重要。现有的互连主要旨在实现高吞吐量,其微型体系结构通常基于FIFO队列。基于FIFO的设计可防止根据其重要性的交易优先级,导致确保交易可预测性的困难,尤其是在具有大量系统组件的系统中。在本文中,我们介绍了Axi-Interconnect Rt ,通过使用专用硬件单元可以随机访问缓冲事务和组织事务来重新定义互连的微架构的实时AXI互连。随着新的微架构,AXI-Interconnect Rt 可以根据重要性管理交易,保证其可预测性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号