首页> 外文会议>European Conference on Radiation and Its Effects on Components and Systems >A study of the robustness against SEUs of digital circuits implemented with FPGA DSPs
【24h】

A study of the robustness against SEUs of digital circuits implemented with FPGA DSPs

机译:用FPGA DSPS实现数字电路SEAS的鲁棒性研究

获取原文

摘要

In this paper we present an experimental validation of the reliability increase of digital circuits implemented in XilinxFPGAs when they are implemented using the DSPs (Digital Signal Processors) that are available in the reconfigurable device. For this purpose, we have used a fault-injection platform developed by our research group, NESSY [1]. The presented experiments demonstrate that the probability of occurrence of a SEU effect is similar both in the circuits implemented with and without using embedded DSPs. However, the former are more efficient in terms of area usage, which leads to a decrease in the probability of a SEU occurrence.
机译:在本文中,我们在使用可重新配置设备中可用的DSP(数字信号处理器)实现时,介绍了XilinxFPGA中实现的数字电路可靠性增加的实验验证。 为此目的,我们使用了我们的研究小组开发的故障注入平台,Nessy [1]。 所提出的实验表明,SEU效应的发生概率在使用和不使用嵌入式DSP的情况下实现的电路中类似。 然而,前者在面积使用方面更有效,这导致SEU发生的概率下降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号