首页> 外文会议>International Workshop on Junction Technology >Junction Anneal Sequence Optimization for Advanced High-K/Metal Gate CMOS Technology
【24h】

Junction Anneal Sequence Optimization for Advanced High-K/Metal Gate CMOS Technology

机译:高级高k /金属门CMOS技术的结射流序列优化

获取原文

摘要

In this paper, we have done a comprehensive study of the junction anneal strategy (by spike and/or laser) for advanced technology nodes with Hk/MG and high-k capping film to control the eWF. It has been shown that a low long channel Vth is easily achievable with anneal sequence optimization. In particular with the help of laser which creates more dipoles for NMOS case with La- based capping. But also on PMOS due to a lower thermal budget which permits to avoid eWF modulation penalty for thin EOT. Good device scalability gain has been also achieved (10 and 15nm for respectively NMOS and PMOS) with the sequence optimization without performance degradation.
机译:在本文中,我们已经为具有HK / MG和高k封膜膜进行了高级技术节点的结态退火战略(通过尖峰和/或激光),以控制EWF。已经表明,利用退火序列优化可以易于实现低通道Vth。特别是在激光的帮助下,通过基于LA的封端产生更多的NMOS壳体的偶极子。但由于较低的热预算导致PMOS允许避免薄埃托特的EWF调制损失。还具有良好的设备可伸缩性增益(分别为NMOS和PMOS的10和15nm),序列优化而不具有性能下降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号