首页> 外文会议>International Symposium on Quality Electronic Design >Cost-efficient scheduling in high-level synthesis for Soft-Error Vulnerability Mitigation
【24h】

Cost-efficient scheduling in high-level synthesis for Soft-Error Vulnerability Mitigation

机译:高级别合成的成本效益调度软误差漏洞缓解

获取原文

摘要

Due to the continuous reduction in chip feature size and supply voltage, soft errors are becoming a serious problem in the today's LSI design. Most literature on system-level design techniques has been conventionally tackling this issue by spatial and/or temporal modular redundancy, whose cost in circuit area and performance is large. This paper proposes a soft error-aware scheduling method in high-level synthesis (HLS), which does not rely on such expensive, conventional techniques. The reliability of the datapath circuit is determined not only by that of hardware resources to which operations and values are assigned, but also that of their active time (i.e., time during which operational results should be correct). By considering both of these factors, our proposed method schedules operations so that the reliability of HLS-generated datapath circuits can be maximized under designer-given area/latency constraints. Experimental results demonstrate the effectiveness of our method over existing methods, especially for strict area/latency constraints.
机译:由于芯片特征尺寸和电源电压的连续减少,软错误在今天的LSI设计中成为一个严重的问题。大多数关于系统级设计技术的文献通常通过空间和/或时间模块化冗余来解决这个问题,其电路区域和性能的成本很大。本文提出了一种在高级合成(HLS)中的软错误感知调度方法,不依赖于如此昂贵的传统技术。 DataPath电路的可靠性不仅通过分配了操作和值的硬件资源而确定的,而且确定其活动时间(即,操作结果应该正确的时间)。通过考虑这些因素,我们提出的方法调度操作,以便在设计者给定的区域/延迟约束下最大化HLS生成的数据路径电路的可靠性。实验结果证明了我们对现有方法的方法,特别是对于严格的区域/延迟约束。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号