首页> 外文会议>International Symposium on Quality Electronic Design >Speed Optimization of Vertically Stacked Gate-All-Around MOSFETs with Inner Spacers for Low Power and Ultra-Low Power Applications
【24h】

Speed Optimization of Vertically Stacked Gate-All-Around MOSFETs with Inner Spacers for Low Power and Ultra-Low Power Applications

机译:具有用于低功耗和超低功耗应用的内部间隔件垂直堆叠的门 - 全部MOSFET的速度优化

获取原文

摘要

This paper proposes vertically stacked gate-all-around MOSFET structure with optimized inner spacers to provide superior gate controllability and reduce additional parasitic capacitance simultaneously. To achieve better performance, we evaluate different inner spacer lengths while tuning source/drain doping profile to keep off-state leakage current unchanged. Considering the fabrication uniformity, the key of the conceptual process flow is to etch inner spacers selectively from top to bottom channel. The proposed approach can be applied to low power and ultra-low power design for SoC application without additional mask cost.
机译:本文提出了具有优化的内垫片的垂直堆叠的栅极 - 全部MOSFET结构,以提供优异的栅极可控性并同时减少额外的寄生电容。为了实现更好的性能,我们在调整源/漏极掺杂型材时评估不同的内部间隔长度,以保持断开状态漏电流不变。考虑到制造均匀性,概念过程流动的键是从顶部到底部通道选择性地蚀刻内部间隔物。所提出的方法可以应用于SOC应用的低功耗和超低功耗设计,而无需额外的掩模成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号