首页> 外文会议>International Symposium on Quality Electronic Design >A Wafer-scale Manufacturing Pathway for Fine-grained Vertical 3D-IC Technology
【24h】

A Wafer-scale Manufacturing Pathway for Fine-grained Vertical 3D-IC Technology

机译:用于细粒度垂直3D-IC技术的晶圆级制造途径

获取原文
获取外文期刊封面目录资料

摘要

Three-dimensional integrated circuits (3D-ICs) provide a feasible path for scaling CMOS technology in the foreseeable future. IMEC and IRDS roadmaps project that 3D integration is a key avenue for the IC industry beyond 2024. They project that some form of 3D-IC technology based on nanosheets/nanowires is likely to become mainstream soon. SkyBridge-3D-CMOS (S3DC) is one among the first vertical nanowire-based fine-grained 3D-IC directions which offers paradigm shift in technology scaling as well as design. Rather than die-die and layer-layer stacking, S3DC’s core aspects, from device to circuit style to interconnect, are co-architected in a 3D fabric-centered manner building on a uniform 3D nanowire template. Nanowire-based 3D-IC technologies such as S3DC solve most of the traditional scaling issues of 2D-CMOS but present new manufacturing challenges because of their complex 3D geometry. Therefore, for these directions to become mainstream, a robust wafer-scale manufacturing pathway that addresses these challenges is vital. In this paper, we propose a wafer-scale manufacturing pathway aimed at developing and optimizing the manufacturing process flows of S3DC. Using physics-driven virtual process integration functionalized with design and process parameters, we obtained realistic 3D structures for all the underlying IC elements and finally combined them to build 3D standard cells in S3DC. Electrical characterization of resultant structures using process and device simulations were performed while considering the material properties and nanoscale physics effects. Circuit-level simulations accounting for device behavior using SPICE-compatible compact model and circuit interconnect parasitics were carried out to study the impact of variations in process steps such as patterning, lithography, etch, deposition on device and interconnect performance. Our bottom-up simulation results indicate that the proposed pathway is robust enough to be adopted for large-scale production thus paving the way for wide-spread adoption of vertical fine-grained 3D-IC technologies.
机译:三维集成电路(3D-ICS)提供可行的路径,可在可预见的未来缩放CMOS技术。 IMEC和IRDS路面项目3D集成是IC行业的关键大道,超过2024年。他们项目将基于纳米表/纳米线的某种形式的3D-IC技术项目很快成为主流。 SkyBridge-3D-CMOS(S3DC)是第一个垂直纳米线的细粒度3D-IC方向中的一种,它在技术缩放和设计中提供了范式转换。不是模具模具和层层堆叠S3DC的核心方面,从设备到电路样式到互连,在均匀的3D纳米线模板上以3D织物为中心的方式共架。基于纳米线的3D-IC技术,如S3DC解决了大部分传统的2D-CMOS缩放问题,而是由于其复杂的3D几何形状,呈现出新的制造挑战。因此,对于这些方向成为主流,一种解决这些挑战的鲁棒晶片规模的制造途径是至关重要的。在本文中,我们提出了一种旨在开发和优化S3DC制造过程流量的晶片规模的制造途径。使用使用设计和过程参数功能的物理驱动的虚拟流程集成,我们为所有底层IC元素获得了现实的3D结构,最后将它们组合在S3DC中构建3D标准单元。在考虑材料特性和纳米级物理效果的同时进行使用过程和器件模拟的所得结构的电气表征。进行电路级模拟使用香料兼容的紧凑型模型和电路互连寄生寄存器的设备行为算法,以研究工艺步骤中的变化的影响,例如图案化,光刻,蚀刻,沉积在装置上和互连性能。我们的自下而上的仿真结果表明,所提出的途径足以用于大规模生产,从而铺平了垂直细粒度3D-IC技术的广泛采用方式。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号