首页> 外文会议>Conference on Ph. D. Research in Microelectronics and Electronics >An automatic calibration circuit for 12-bits single-ramp A-to-D converter in LHC environments
【24h】

An automatic calibration circuit for 12-bits single-ramp A-to-D converter in LHC environments

机译:LHC环境中为12位单斜频A-TO-D转换器的自动校准电路

获取原文

摘要

A calibration circuit for single-ramp A-to-D converters is presented here. The calibration circuit allows to automatically compensate the process/mismatch and radiation effects on the A-to-D converter, improving performance and Equivalent Number of Bits. In particular, the calibration circuit is able to automatically align the ramp signal reference used for the conversion in single slope architectures A-to-D architectures, compensating slope deviations due to technological/electrical reasons. Moreover, the calibration circuit shares the same analog circuits of the A-to-D converter, requiring only a small additional power budget and logic for the implementation. The calibration circuit has been validated, testing the overall A-to-D converter after the calibration. A 12 steps binary search is required to calibrate the A-to-D converter (about 2.5ms). This calibration circuit is able to guarantee an 11bits accuracy, in the worst case simulation corner. The technology used is a 65 nm CMOS. The clock frequency has been set to 20 MHz and the power consumption is about 400 μW.
机译:此处提出了用于单斜坡A-TO-D转换器的校准电路。校准电路允许自动补偿对A-TO-D转换器的过程/不匹配和辐射效应,提高性能和等效位数。特别地,校准电路能够自动对准用于单斜坡架构A-TO-D架构中的转换的斜坡信号参考,由于技术/电气原因而补偿斜率偏差。此外,校准电路共享相同的A-TO-D转换器的模拟电路,仅需要一个小额电力预算和实现的逻辑。校准电路已被验证,在校准后测试整个A-TO-D转换器。需要12个步骤二进制搜索来校准A-TO-D转换器(约2.5ms)。在最坏的情况下,该校准电路能够保证11bits精度。使用的技术是65 nm cmos。时钟频率已设置为20 MHz,功耗约为400μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号