首页> 外文会议>International Conference on Electronic Packaging Technology and High Density Packaging >Process development of a stacked chip module with TSV interconnection
【24h】

Process development of a stacked chip module with TSV interconnection

机译:具有TSV互连的堆叠芯片模块的过程开发

获取原文

摘要

In this paper, a novel 3D integration process named Via-Backside-Release process, abbreviated as VBR process, is proposed and technical issues are addressed. With VBR process, there's no need of removal process of copper overburden due to the filling of TSV by copper electroplating, and no individual unit process for producing Cu/Sn microbumps. In order to verify the feasibility of VBR process, a test run is carried out and a four-layer of chip module is demonstrated.
机译:在本文中,提出了一种新的3D集成过程,名为VBR过程缩写为VBR过程,并解决了技术问题。 通过VBR工艺,由于铜电镀填充TSV,不需要去除铜覆盖层的方法,并且没有用于生产Cu / Sn Microbumps的单独单位方法。 为了验证VBR过程的可行性,执行测试运行,并进行四层芯片模块。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号