首页> 外文会议>2011 48th ACM/EDAC/IEEE Design Automation Conference (DAC) >FlexiBuffer: Reducing leakage power in on-chip network routers
【24h】

FlexiBuffer: Reducing leakage power in on-chip network routers

机译:FlexiBuffer:减少片上网络路由器中的泄漏功率

获取原文

摘要

The increasing number of integrated components on a single chip has increased the importance of on-chip networks. A significant part of on-chip network routers is the buffer, as it occupies a large area and consumes a significant amount of power. In this work, we propose FlexiBuffer, a microarchitecture in which we minimize buffer leakage power by using fine-grained power gating and adjusting the size of the active buffers adaptively. We propose two microarchitecture techniques to support fine-grained power gating - early credit in credit-based flow control and new buffer organizations to overcome the limitation of circular buffers. Our results show that, with minimal loss in performance, we can reduce the leakage power of on-chip network router buffers by up to 61% and overall router power consumption by up to 39%.
机译:单个芯片上集成组件的数量不断增加,增加了片上网络的重要性。片上网络路由器的重要组成部分是缓冲区,因为它占用很大的面积并消耗大量功率。在这项工作中,我们提出了FlexiBuffer,这是一种微体系结构,其中我们通过使用细粒度的功率门控并自适应地调整活动缓冲区的大小来最大程度地减小缓冲区泄漏功率。我们提出了两种微体系结构技术来支持细粒度的功率门控:基于信用的流量控制中的早期信用和克服循环缓冲器的局限性的新缓冲器组织。我们的结果表明,在性能损失最小的情况下,我们可以将片上网络路由器缓冲器的泄漏功率降低多达61%,并将路由器的总体功耗降低多达39%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号