首页> 外文会议>2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems >Design and analysis of 12.8 Gb/s single-ended signaling for memory interface
【24h】

Design and analysis of 12.8 Gb/s single-ended signaling for memory interface

机译:存储器接口12.8 Gb / s单端信令的设计和分析

获取原文

摘要

The design of a high-speed single-ended parallel interface using conventional package and board technologies is presented. The system uses asymmetrical architecture where the equalization and timing adjustment circuits for both memory WRITE and READ transactions are on the controller to reduce the memory cost. The analysis and optimization steps employed to mitigate the effect of inter-symbol interference, crosstalk, and supply noise are discussed. The impact of data encoding techniques on system timing margin is also investigated. The designed single-ended signaling was able to achieve a reliable communication at a data rate of 12.8 Gbps over a graphics channel. Several of the noise reduction techniques were also verified with measurement made on a prototype system.
机译:提出了使用常规封装和电路板技术的高速单端并行接口设计。该系统使用非对称架构,其中用于存储器写和读事务的均衡和时序调整电路都在控制器上,以降低存储器成本。讨论了用于减轻符号间干扰,串扰和电源噪声影响的分析和优化步骤。还研究了数据编码技术对系统时序裕度的影响。设计的单端信令能够在图形通道上以12.8 Gbps的数据速率实现可靠的通信。在原型系统上进行的测量也验证了几种降噪技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号