首页> 外文会议>2011 IEEE 15th International Symposium on Consumer Electronics >Low power reversible variable length decoder for MPEG-4 based on fast codeword detection and table partition
【24h】

Low power reversible variable length decoder for MPEG-4 based on fast codeword detection and table partition

机译:基于快速码字检测和表分区的MPEG-4低功率可逆可变长度解码器

获取原文

摘要

Variable length coding (VLC) is a widely used technique in digital video compression systems. It is known for its efficient compression, but is susceptible to noisy environments. Due to the increased demand for multimedia systems to be portable, power consumption and power saving become important issues. Current ITU H.263+ and ISO MPEG-4 standards have used reversible variable length coding (RVLC) which provides greater error robustness than non-reversible counterparts (VLC) due to the growing need for wireless exchange of compressed image and video signals over noisy channels. In this paper, a new method for RVLC decoding is described. Since the special structure of RVLC codewords, the decoding techniques that are common for regular VLC are less efficient when used with RVLC. The new method uses simple logical operations to determine the length of codewords quickly, and then codewords are decoded. It is easily implemented with hardware. We propose a VLSI architecture based on this new method. The architecture also uses the technique of table partitioning. The experimental result shows that our architecture can achieve lower power consumption without sacrificing the quality of the performance. The proposed architecture has been implemented using standard cell methodology for TSMC 0.18um 1P6M technology. The chip implementation results show that proposed architecture can work at 100MHz and its power consumption is only 46.69 uW/MHz.
机译:可变长度编码(VLC)是数字视频压缩系统中广泛使用的技术。它以高效压缩而闻名,但易受嘈杂环境的影响。由于对便携式多媒体系统的需求增加,所以功耗和节能成为重要的问题。当前的ITU H.263 +和ISO MPEG-4标准已经使用了可逆可变长度编码(RVLC),与不可逆对等可变长度编码(VLC)相比,它提供了更大的错误鲁棒性,这是由于越来越多的需要在噪声之上无线交换压缩图像和视频信号的需求渠道。本文介绍了一种新的RVLC解码方法。由于RVLC码字的特殊结构,与RVLC一起使用时,常规VLC常用的解码技术效率较低。该新方法使用简单的逻辑运算来快速确定码字的长度,然后对码字进行解码。它可以通过硬件轻松实现。我们提出了一种基于这种新方法的VLSI体系结构。该体系结构还使用表分区技术。实验结果表明,我们的架构可以在不牺牲性能质量的情况下实现更低的功耗。所提议的体系结构已使用标准单元方法实现了台积电0.18um 1P6M技术。芯片实现结果表明,该架构可以在100MHz的频率下工作,功耗仅为46.69 uW / MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号