首页> 外文会议>2011 IEEE 9th International New Circuits and Systems Conference >Design and FPGA implementation of stochastic turbo decoder
【24h】

Design and FPGA implementation of stochastic turbo decoder

机译:随机Turbo解码器的设计与FPGA实现

获取原文

摘要

Stochastic decoding that is inspired by stochastic computation is an alternative technique for decoding of error-correcting codes. The extension of this approach to decode convolutional codes and turbo codes is discussed in this article. The switching activity sensitivity is circumvented and the latching problem is reduced by transforming the stochastic additions into stochastic multiplications in the exponential domain and using multiple streams with deterministic shufflers. The number of decoding cycles is thus considerably reduced with no performance degradation. Stochastic decoding, previously applied to the decoding of LDPC codes, can now be applied to decoding of turbo codes. In addition, the first hardware architecture for stochastic decoding of turbo codes is presented. The proposed architecture makes fully-parallel turbo decoding viable on FPGA devices. Results demonstrate the potential of stochastic decoding to implement fully-parallel turbo decoders.
机译:受随机计算启发的随机解码是一种用于对纠错码进行解码的替代技术。本文讨论了这种方法的扩展,以解码卷积码和turbo码。通过将随机加法转换成指数域中的随机乘法并使用带有确定性混洗器的多个流,可以避免切换活动的敏感性并减少闩锁问题。因此,在不降低性能的情况下,大大减少了解码周期的数量。以前应用于LDPC码解码的随机解码现在可以应用于Turbo码的解码。另外,提出了用于turbo码的随机解码的第一硬件架构。所提出的架构使得在FPGA器件上实现完全并行的Turbo解码成为可能。结果证明了随机解码实现完全并行Turbo解码器的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号