首页> 外文会议>2011 16th Asia and South Pacific Design Automation Conference >A self-testing and calibration method for embedded successive approximation register ADC
【24h】

A self-testing and calibration method for embedded successive approximation register ADC

机译:嵌入式逐次逼近寄存器ADC的自测试和校准方法

获取原文

摘要

This paper presents a self-testing and calibration method for the embedded successive approximation register (SAR) analog-to-digital converter (ADC). We first propose a low cost design-for-test (DfT) technique which tests a SAR ADC by characterizing its digital-to-analog converter (DAC) capacitor array. Utilizing DAC major carrier transition testing, the required analog measurement range is just 4 LSBs; this significantly lowers the test circuitry complexity. Then, we develop a fully-digital missing code calibration technique that utilizes the proposed testing scheme to collect the required calibration information. Simulation results are presented to validate the proposed technique.
机译:本文提出了一种用于嵌入式逐次逼近寄存器(SAR)模数转换器(ADC)的自测试和校准方法。我们首先提出一种低成本的测试设计(DfT)技术,该技术通过表征SAR ADC的数模转换器(DAC)电容器阵列来进行测试。利用DAC主载波转换测试,所需的模拟测量范围仅为4 LSB。这大大降低了测试电路的复杂性。然后,我们开发了一种全数字缺失码校准技术,该技术利用提出的测试方案来收集所需的校准信息。仿真结果表明了该技术的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号