首页> 外文会议>2011 16th Asia and South Pacific Design Automation Conference >A 32Gbps low propagation delay 4×4 switch IC for feedback-based system in 0.13μm CMOS technology
【24h】

A 32Gbps low propagation delay 4×4 switch IC for feedback-based system in 0.13μm CMOS technology

机译:采用0.13μmCMOS技术的基于反馈的系统的32Gbps低传播延迟4×4开关IC

获取原文

摘要

In this paper, a low propagation delay, low power, and area-efficient 4×4 load-balanced switch circuit for feedback-based system is presented. In this periodic and deterministic switch, only two DFFs are used to implement a pattern generator which is a O(N3) hardware complexity in traditional matching algorithm based N×N switch. For packet reordering, a feedback path is established in series of symmetric patterns. As comparing with commercial switch systems, we implement a 4×4 switch IC directly in high speed domain without the use of SERDES interfaces to achieve low propagation delay and high scalability. In CML output buffer, PMOS active load and active back-end termination are introduced. A stacked current source and symmetric topology in CML-DFF are adopted. From our results, this work efficiently deducted 28ns propagation delay, 80% area and 80% power introduced by the SERDES interface. The throughput rate is up to 32Gbps (8Gbps/Ch).
机译:本文提出了一种基于反馈的系统,具有低传播延迟,低功耗和面积有效的4×4负载均衡开关电路。在这种周期性和确定性的开关中,在基于N×N的传统匹配算法中,只有两个DFF用于实现模式生成器,这是O(N 3 )硬件复杂度。对于数据包重新排序,以一系列对称模式建立反馈路径。与商用交换系统相比,我们直接在高速域中实现4×4交换IC,而无需使用SERDES接口来实现低传播延迟和高可扩展性。在CML输出缓冲区中,引入了PMOS有源负载和有源后端终端。在CML-DFF中采用了堆叠电流源和对称拓扑。从我们的结果来看,这项工作有效地减少了SERDES接口引入的28ns传播延迟,80%的面积和80%的功耗。吞吐率高达32Gbps(8Gbps / Ch)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号