首页> 外文会议>32nd IEEE Custom Integrated Circuits Conference >5-MHz 11-bit delay-based self-oscillating ΣΔ modulator in 0.025mm2
【24h】

5-MHz 11-bit delay-based self-oscillating ΣΔ modulator in 0.025mm2

机译:基于0.025mm 2 的5MHz 11位基于延迟的自激ΣΔ调制器

获取原文

摘要

In this paper a self-oscillating ΣΔ modulator is presented. By introducing this self-oscillation in the system, the loop filter operates at a speed significantly lower than dictated by the clock frequency. This allows for a simple and power efficient design of the opamps used in the loop filter. The self-oscillation is induced here by introducing a controlled delay in the feedback loop of the modulator. A second order CMOS prototype was constructed in a 0.18 µm technology. A clock frequency of 850MHz generates a self-oscillation mode at 106.25 MHz. The modulator achieves a dynamic range (DR) of 66 dB for a signal bandwidth of 5 MHz. The power consumption is only 6mW and the chip area of the modulator core is 0.025mm2.
机译:本文提出了一种自激式ΣΔ调制器。通过在系统中引入这种自激振荡,环路滤波器的运行速度大大低于时钟频率所规定的速度。这允许对环路滤波器中使用的运算放大器进行简单且省电的设计。在此,通过在调制器的反馈环路中引入受控的延迟来引发自激振荡。使用0.18 µm技术构建了二阶CMOS原型。 850MHz的时钟频率在106.25MHz处产生自振荡模式。对于5 MHz的信号带宽,调制器可实现66 dB的动态范围(DR)。功耗仅为6mW,调制器内核的芯片面积为0.025mm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号