首页> 外文会议>13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools >Faults Coverage Improvement Based on Fault Simulation and Partial Duplication
【24h】

Faults Coverage Improvement Based on Fault Simulation and Partial Duplication

机译:基于故障模拟和部分复制的故障覆盖率改善

获取原文

摘要

A method how to improve the coverage of single faults in combinational circuits is proposed. The method is based on Concurrent Error Detection, but uses a fault simulation to find Critical points ȁ3; the places, where faults are difficult to detect. The partial duplication of the design with regard to these critical points is able to increase the faults coverage with a low area overhead cost. Due to higher fault coverage we can increase the dependability parameters. The proposed modification is tested on the railway station safety devices designs implemented in the FPGA.
机译:提出了一种提高组合电路单故障覆盖率的方法。该方法基于并发错误检测,但是使用故障仿真来找到关键点ȁ3;难以发现故障的地方。关于这些关键点的部分设计重复能够以较低的区域开销成本来增加故障覆盖率。由于更高的故障覆盖率,我们可以增加可靠性参数。所提议的修改已在FPGA中实现的火车站安全设备设计上进行了测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号