首页> 外文会议>Quality Electronic Design (ISQED), 2010 >A fault-tolerant structure for reliable multi-core systems based on hardware-software co-design
【24h】

A fault-tolerant structure for reliable multi-core systems based on hardware-software co-design

机译:基于软硬件协同设计的可靠多核系统容错结构

获取原文

摘要

To cope with the soft errors and make full use of the multi-core system, this paper gives an efficient fault-tolerant hardware and software co-designed architecture for multi-core systems. And with a not large number of test patterns, it will use less than 33% hardware resources compared with the traditional hardware redundancy (TMR) and it will take less than 50% time compared with the traditional software redundancy (time redundant).Therefore, it will be a good choice for the fault-tolerant architecture for the future high-reliable multi-core systems.
机译:为了解决软错误并充分利用多核系统,本文提出了一种有效的多核系统容错硬件和软件协同设计的体系结构。由于测试模式数量不多,因此与传统的硬件冗余(TMR)相比,它将使用不到33%的硬件资源,与传统的软件冗余(时间冗余)相比,将花费不到50%的时间。对于将来的高可靠性多核系统来说,它是容错架构的好选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号