首页> 外文会议>Quality Electronic Design (ISQED), 2010 >A novel all-digital fractional-N frequency synthesizer architecture with fast acquisition and low spur
【24h】

A novel all-digital fractional-N frequency synthesizer architecture with fast acquisition and low spur

机译:具有快速采集和低杂散的新颖全数字分数N频率合成器架构

获取原文

摘要

Digital implementation of analog function is becoming attractive in CMOS ICs, given the low supply voltage of ultra-scaled process. The conventional fractional-N frequency synthesizers suffer form the fractional spur due to the application of fractional divider. A new architecture of an all digital fractional-N phase-locked loop based frequency synthesizer is presented in this paper. The unique feature of the proposed frequency synthesizer is application of an extra time-to-digital converter (TDC) to measure the fractional value. The proposed Fraction-N frequency synthesizer is implemented using 32 nm CMOS Predictive Technology Model (PTM) at 0.9 V supply voltage. In the implementation example, input reference frequency is 300 MHz, frequency division factor is 2.125. The proposed circuit architecture accomplishes fast acquisition (6 cycles) time and low spurs levels.
机译:鉴于超大规模工艺的低电源电压,模拟功能的数字实现在CMOS IC中变得越来越有吸引力。由于采用分数除法器,传统的分数N频率合成器会遭受分数杂散的影响。本文提出了一种基于全数字小数N分频锁相环的频率合成器的新架构。所提出的频率合成器的独特功能是应用额外的时间数字转换器(TDC)来测量分数值。拟议的N分频频率合成器使用32 nm CMOS预测技术模型(PTM)在0.9 V电源电压下实现。在实现示例中,输入参考频率为300 MHz,分频系数为2.125。所提出的电路架构可实现快速采集(6个周期)时间和低杂散电平。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号