首页> 外文会议>Quality Electronic Design (ISQED), 2010 >Analysis of power supply induced jitter in actively de-skewed multi-core systems
【24h】

Analysis of power supply induced jitter in actively de-skewed multi-core systems

机译:主动偏移的多核系统中电源引起的抖动分析

获取原文

摘要

This paper studies multi-core clock distribution using active deskewing methods. We propose an efficient methodology that uses Verilog-A to model PLLs, clock trees and power supply variation in multi-core designs. Using the methodology, we compare four different de-skewing topologies (region-based, linear, ring, and a tree) for nominal performance and robustness to power supply variation. We conclude that under nominal conditions, the ring and line topologies are better with a large number of cores, but, when power supply is considered, the region topology is best.
机译:本文使用主动去偏斜方法研究多核时钟分配。我们提出一种有效的方法,该方法使用Verilog-A在多核设计中对PLL,时钟树和电源变化进行建模。使用该方法,我们比较了四种不同的偏斜拓扑(基于区域,线性,环形和树形)的标称性能和对电源变化的鲁棒性。我们得出的结论是,在标称条件下,使用大量内核时,环形和线形拓扑会更好,但是,当考虑电源时,区域拓扑是最佳的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号