首页> 外文会议>2nd International Conference on Advances in Recent Technologies in Communication and Computing >Asymmetrical Positive Feedback Adiabatic Logic for Low Power and Higher Frequency
【24h】

Asymmetrical Positive Feedback Adiabatic Logic for Low Power and Higher Frequency

机译:低功率和高频的非对称正反馈绝热逻辑

获取原文

摘要

This paper presents the quasi-adiabatic Asymmetrical Positive Feedback Adiabatic Logic (APFAL) for low power operation through energy recovery technique. The topology of a logic gate defines the logic effort and it determines the gate sensitivity. The APFAL strives to reduce the logic effort of one arm of the 2N2P latch which results in reduced values of adiabatic and non-adiabatic power components. The use of asymmetric complementary functional blocks in the sense-amplifier structure achieves this. Furthermore, the APFAL incurs reduced transients and minimized floating node problems. It is a diode-free and dual rail logic offering both the true and complementary outputs. It achieves significant reduction in switched capacitance resulting in faster response. Efficient energy recovery is achieved for frequency range of up to 500 MHz. The need for reduced interconnects and realization of less leakage are the added advantages. Validation is done through full-custom designed arithmetic circuits. Comparison with static CMOS and PFAL circuits are made to validate the design. In post-layout simulations, the 8-bit APFAL multiplier achieves an adiabatic gain of 14.91 at 100 MHz to 6.45 at 500 MHz against the static CMOS counterpart. Energy savings of 27% and 22.5% are achieved against the optimized PFAL 4-bit CLA and 8-bit multiplier equivalent circuits respectively, at 500 MHz.
机译:本文提出了一种通过能量回收技术实现低功耗运行的准绝热非对称正反馈绝热逻辑(APFAL)。逻辑门的拓扑定义了逻辑工作量,它决定了门的灵敏度。 APFAL致力于减少2N2P锁存器一只臂的逻辑工作量,从而降低了绝热和非绝热功率分量的值。在感测放大器结构中使用非对称互补功能块可实现此目的。此外,APFAL减少了瞬态,并使浮动节点问题最小化。它是无二极管和双轨逻辑,提供真实的和互补的输出。它显着降低了开关电容,从而加快了响应速度。在高达500 MHz的频率范围内实现了有效的能量回收。减少互连的需求和减少泄漏的需求是附加的优势。验证是通过完全定制设计的算术电路完成的。与静态CMOS和PFAL电路进行了比较,以验证设计。在布局后仿真中,与静态CMOS对应物相比,8位APFAL乘法器在100 MHz时的绝热增益为500MHz时的14.91到6.45。优化的PFAL 4位CLA和8位乘法器等效电路在500 MHz时分别实现了27%和22.5%的节能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号