【24h】

Statistical leakage estimation for DRAM circuits

机译:DRAM电路的统计泄漏估计

获取原文

摘要

Power consumption has become a key constraint in VLSI designs. Leakage current becomes a dominant part of the total power dissipation. In addition, with technology scaling into sub-50nm regime, one of the main design challenges in the presence of process variations is to cope with the uncertainties in timing and power. Since the leakage current is highly dominated by process variations, the statistical leakage estimation is essential for robust circuit design. Process variations can be monitored by analyzing the test element group (TEG). DRAM has power down mode with ICC2P parameter. To obtain ICC2P current, we need a long circuit-level simulation with an accurate transistor modeling. Therefore, to solve this problem, we need a practical framework which is based on switch-level and standby vector dependent statistical leakage analysis. In this paper, we proposed a TEG based analysis methodology to estimate the leakage current at ICC2P mode. Experiments on DRAM benchmark circuits demonstrate that the estimated results with our methodology are very accurate compared to the measurement data from industrial fabrication.
机译:功耗已成为VLSI设计中的关键约束。漏电流成为总功耗的主要部分。此外,随着技术扩展到50nm以下制程,存在工艺变化的主要设计挑战之一是应对时序和功率方面的不确定性。由于泄漏电流主要受制程变化的影响,因此统计泄漏估算对于稳健的电路设计至关重要。可以通过分析测试元素组(TEG)来监视过程变化。 DRAM具有掉电模式和ICC2P参数。为了获得ICC2P电流,我们需要进行长时间的电路级仿真,并进行精确的晶体管建模。因此,为了解决这个问题,我们需要一个基于交换机级和备用矢量相关统计泄漏分析的实用框架。在本文中,我们提出了一种基于TEG的分析方法来估算ICC2P模式下的泄漏电流。在DRAM基准电路上进行的实验表明,与工业制造的测量数据相比,我们的方法所得出的估计结果非常准确。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号