首页> 外文会议>Annual conference on Design automation;Conference on Design automation >A network security processor design based on an integrated SOC design and test platform
【24h】

A network security processor design based on an integrated SOC design and test platform

机译:基于集成的SOC设计和测试平台的网络安全处理器设计

获取原文
获取外文期刊封面目录资料

摘要

In this paper we present a generic Network Security Processor (NSP) design suitable for a wide range of security related protocols in wired or wireless network applications.Following the platform-based design methodology, we develop four specific platforms, i.e., architecture platform, EDA platform, Design-for-Testability (DFT) platform, and prototyping platform, for our NSP design.With these platforms, design of the NSP chip becomes more efficient and systematic.A prototype chip of the NSP has been implemented and fabricated with a 0.18μm CMOS technology.The chip area is 5mmx5mm (with 1M gates approximately), including I/O pads.The operating clock rate is 80MHz.The best performance of the crypto-engines is 1.025Gbps for AES, 1.652Mbps for RSA, 125.9/157.65Mbps for HMAC-SHA1/MD5, and 2.56Gbps for random number generator.Comparison result shows that our NSP is efficient in terms of performance, flexibility and scalability.
机译:在本文中,我们提出了适用于有线或无线网络应用中各种与安全相关的协议的通用网络安全处理器(NSP)设计。按照基于平台的设计方法,我们开发了四个特定的平台,即体系结构平台,EDA平台,可测试性设计平台(DFT)和原型设计平台,用于我们的NSP设计。借助这些平台,NSP芯片的设计变得更加高效和系统化.NSP的原型芯片已实现并以0.18制作。 μmCMOS技术,芯片面积为5mmx5mm(约有100万个门),包括I / O焊盘,工作时钟频率为80MHz,加密引擎的最佳性能是AES的1.025Gbps,RSA的1.652Mbps,125.9 / HMAC-SHA1 / MD5为157.65Mbps,随机数发生器为2.56Gbps。比较结果表明,我们的NSP在性能,灵活性和可扩展性方面都是高效的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号