首页> 外文会议>Asia and South Pacific Design Automation Conference >Design for testability strategies using full/partial scan designs and test point insertions to reduce test application times
【24h】

Design for testability strategies using full/partial scan designs and test point insertions to reduce test application times

机译:使用完整/部分扫描设计和测试点插入的可测试性策略设计,以减少测试应用时间

获取原文

摘要

As an LSI is on the two-dimensional plane, the number of external pins of an LSI does not equally increase to the number of gates. Therefore, the number of flip-flops on a scan path is relatively increasing. As the results, the test application time becomes longer. In this paper, three new DFT strategies are proposed to reduce the test application time. Experimental results showed the DFT strategies reduced the test application times by 46 to 82% compared with a conventional full scan design method.
机译:由于LSI位于二维平面上,LSI的外部引脚的数量同样增加到栅极的数量。因此,扫描路径上的触发器的数量相对增加。结果,测试应用时间变长。在本文中,提出了三种新的DFT策略来降低测试应用时间。实验结果表明,与传统的全扫描设计方法相比,DFT策略将测试施用时间减少46至82%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号