首页> 外文会议>Asia and South Pacific Design Automation Conference >Post-layout transistor sizing for power reduction in cell-based design
【24h】

Post-layout transistor sizing for power reduction in cell-based design

机译:基于细胞的设计的电力降低后布局晶体管尺寸

获取原文

摘要

We propose a transistor sizing method that downsizes MOSFETs inside a cell to eliminate redundancy of cell-based circuits as much as possible. Our method reduces power dissipation of detail-routed circuits while preserving interconnects. The effectiveness of our method is experimentally evaluated using 5 circuits. The power dissipation is reduced by 77% maximum and 65% on average without delay increase.
机译:我们提出了一种晶体管尺寸尺寸方法,其使电池内的MOSFET减小以尽可能多地消除电池基电路的冗余。我们的方法在保持互连的同时降低细节路由电路的功耗。我们的方法的有效性是通过5电路进行实验评估的。功耗降低了77%,平均延迟减少了77%和65%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号