首页> 外文会议>Asia and South Pacific Design Automation Conference >VLSI implementation of rake receiver for IS-95 CDMA testbed using FPGA
【24h】

VLSI implementation of rake receiver for IS-95 CDMA testbed using FPGA

机译:使用FPGA的Rake接收机的rake接收器的实现

获取原文

摘要

In this work, an implementation of a time-multiplexed downlink Rake receiver complied with the IS95 CDMA standard is presented. A low power architecture of the Rake receiver is implemented. A structure which provides the offset changing for the pseudo-random sequence (PN sequence) used for despreading of the CDMA signals is discussed. Architecture for the efficient time multiplexing of the Rake fingers is also presented. The design was implemented using Xilinx FPGA. It was tested to be functionally correct and the performance was complied with IS-95.
机译:在这项工作中,呈现了符合IS95 CDMA标准的时间复用下行链路耙接收器的实现。实现了耙子接收器的低功耗架构。讨论了用于用于用于解扩CDMA信号的伪随机序列(PN序列)的偏移改变的结构。还提出了耙手指的有效时间复用的架构。设计使用Xilinx FPGA实现。它被测试在功能上是正确的,并且性能符合IS-95。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号