首页> 外文会议>International symposium on low power electronics and design >A one division per clock pipelined division architecture based on LAPR for low-power ECC applications
【24h】

A one division per clock pipelined division architecture based on LAPR for low-power ECC applications

机译:基于LAPR的每时钟一个时钟流水线除法架构,适用于低功耗ECC应用

获取原文

摘要

We propose a pipelined division architecture for low-power ECC applications, which is based on partialdivision on group basis and lookahead technique exploiting the linearity in finite field arithmetic. The throughput is one division per clock regardless of the degree of the dividend polynomial. The salient feature of this architecture is that it leads very low power-delay product. To verify the relative performance of the proposed division architecture over the conventional one using LFSR, three RS nad BCH code applications were fabricated using 0.8 mum double metal CMOS technology. Experimental results show about 32, 65, 67 times improvement in power consumption compared with conventional one using LFSR.
机译:我们提出了一种用于低功耗ECC应用的流水线划分架构,该架构基于基于组的部分划分和利用有限域算术中的线性度的超前技术。吞吐量是每个时钟一分之一,而不考虑股息多项式的高低。该架构的显着特征是它可以领导功耗非常低的产品。为了验证所提出的划分架构相对于使用LFSR的传统划分架构的相对性能,使用0.8微米的双金属CMOS技术制造了三个RS nad BCH代码应用程序。实验结果表明,与使用LFSR的传统方法相比,功耗降低了约32、65、67倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号